# Solar energy conversion using modern multi-level inverter for simple lighting system

1A.Subramani, 2Dr.S.SenthilKumar

IVSA School of Engineering, 2Government College of Engineering Electrical and Electronics Engineering, Salem, Tamil Nadu. <u>subumegce@yahoo.com</u> <u>sengce2009@yahoo.in</u>

*Abstract*—In this paper has large power capability related with less output harmonics and less switching losses because in this type of multilevel inverter less number of switches, capacitors, power diodes are used. The modern multilevel inverter is used to simple lighting system. This paper present a multilevel inverter configuration which is designed by bi directional switched between capacitive voltage sources. This paper the result achieved by 13 levels by using only 9 switches and 6 capacitors only. The modified inverter can produce better sinusoidal by increasing output voltage level. This has been avoided by the flickering effect for the lightning system.

# *Keywords*— photovoltaic (PV) system, multilevel inverter, voltage divider, H-bridge inverter, cascade multilevel inverter.

#### I. INTRODUCTION

Photovoltaic (PV) power generation is very desirable since it is renewable and does not contribute to pollution or global climate change. PV is especially attractive for--applications in where sunshine is available for most of the year. This paper presents a DC-DC converter connected to modern multi-level inverter to achieve sinusoidal voltage waveform and output sinusoidal current to the lighting system with a simple and cost effective power electronic solution. One of the advantages offered by renewable energy sources is their potential to provide sustainable electricity in areas not served by the conventional power grid. The growing market for renewable energy technologies has resulted in a rapid growth in the need for power electronics. Most of the renewable energy technologies produce dc power, and hence power electronics and control equipment are required to convert the dc into ac power. Grid connected topologies use a lower amount of panels for each array to improve the global efficiency of photovoltaic generator. This is a result of a reduction in mismatch losses, partial shadows of array etc.

There are several techniques developed to implement MPPT in photovoltaic systems. These methods of MPPT can be classified into three main categories that include; lookup table methods, hill climbing methods and computational methods. The methods vary according to the degree of sophistication, processing time and memory requirements. Usually, these photovoltaic modules consist of a solar array and DC-to-DC converter controlled by a MPPT algorithm. Later, the available energy on DC bus is transferred to grid by means of half-bridge or full-bridge converters. In this research modern Multilevel Inverter Topology is proposed



#### Fig.1. proposed modern lighting system

## **II.CHARACTERISTICS OF SOLAR CELLS**

Solar cells are basically p–n junction semiconductors which transform solar energy into electricity directly. Fig. 1 shows an equivalent circuit of a solar cell [2], in which  $R_{\rm Sh}$  and  $R_S$  are the intrinsic shunt and serial resistors of the cell, respectively. A current source  $I_{\rm Ph}$  represents the cell photocurrent, which is a function of illumination  $S_i$  and solar array temperature T, and can be expressed as follows:

$$I_{\rm ph} = [I_{\rm sso} + K_{\rm i}({\rm T} - {\rm T}_{\rm r})]S_{\rm i}/100$$
 (1)

where  $I_{SSO}$  is the short-circuit current at reference temperature  $T_r$  and reference illumination (100mW/cm<sup>2</sup>), and  $K_i$  is temperature coefficient of the short-circuit current.

# **III.PREVIOUS RESEARCH**

The four transformers less multilevel voltage source converters are

Diode clamp Flying capacitor Asymmetric cascade H-bridge

## New morden Multilevel Inverter Topology

Multilevel converters offer high power capability, associated with lower output harmonics and lower commutation losses. The new topology produces a significant reduction in the number of power devices and capacitors required to implement a multilevel output. The new topology is used in the design of a five-level inverter; only five controlled switches, eight diodes, and two capacitors are required to implement the five-level inverter using the proposed topology.

Table.1: Comparison between Four Different 13-Level Inverters Topologies

| Multiheval<br>inverter type |                                        | Morden<br>Multilevel<br>inverter | cascade<br>multi level<br>inverter | Capacitor<br>Clampod | Cascade |
|-----------------------------|----------------------------------------|----------------------------------|------------------------------------|----------------------|---------|
| Main                        | Number of<br>devices                   | 4                                | 12                                 | 16                   | 18      |
| controlled                  | $\mathbf{V}_{n} \neq \mathbf{V}_{nM}$  | 0.6                              | 0.5                                | 0.5                  | 1       |
| awitaties                   | Robert Robe                            | 1                                | 1                                  |                      | 1       |
|                             | Latin / Latin                          | 0.31                             | 0.51                               | 0,31                 | 0.33    |
| Austitury                   | Number of<br>devices                   | 5                                |                                    | ø                    | ٥       |
| contestled                  | $\mathbf{V}_{0} \neq \mathbf{V}_{obd}$ | 62                               | 1.4                                | - 4                  | - 28    |
| awinches.                   | Lose / Lone                            | +3                               | 1.4                                |                      | +       |
|                             | Lossy / Loss                           | -                                | 1.12                               | (A)                  | 1.5     |
| Diodes                      | Number of<br>devices                   | 24                               | 20                                 | (                    | *       |
| Capacitors                  | Number of<br>devices                   | 5                                |                                    | 10                   | ġ.      |



Fig.2: Circuit Configuration for5- level inverter

 
 Table.2: Switching combinations required to generate the five-level output voltage waveform

| Diepl | Diep1 Dipc7 |       | Dien/1 | Dien5 | Var                |  |
|-------|-------------|-------|--------|-------|--------------------|--|
| Dispi | Dipsz       | Dispo | Disp4  | Disp5 | V RL.              |  |
| on    | off         | off   | on     | off   | Vs                 |  |
| off   | off         | off   | on     | on    | $V_S/2$            |  |
| off   | off         | on    | on on  |       | 0                  |  |
| off   | on          | off   | off    | on    | -V <sub>S</sub> /2 |  |
| off   | on          | on    | off    | off   | -Vs                |  |





**Fig.7: simulation output of 5 level inverter** 







Fig.9.Simulation of 9 level inverter

| slno | Voltage            | Turn on  |            | S1 | S2 | S3 | S4 | S5 | S6 | S7 |
|------|--------------------|----------|------------|----|----|----|----|----|----|----|
|      | leval              | switches |            |    |    |    |    |    |    |    |
| 1    | Vs                 | S1       | S2         | 1  | 1  | 0  | 0  | 0  | 0  | 0  |
| 2    | <sup>3</sup> ⁄4 VS | S5       | S2         | 0  | 1  | 0  | 0  | 1  | 0  | 0  |
| 3    | 1⁄2 VS             | S6       | S2         | 0  | 1  | 0  | 0  | 0  | 1  | 0  |
| 4    | 1⁄4 VS             | S7       | S2         | 0  | 1  | 0  | 0  | 0  | 0  | 1  |
| 5    | 0                  | S2       | S4         | 0  | 1  | 0  | 1  | 0  | 0  | 0  |
| 6    | -1/4 vs            | S5       | <b>S</b> 3 | 0  | 0  | 1  | 0  | 1  | 0  | 0  |
| 7    | -1/2 vs            | S6       | <b>S</b> 3 | 0  | 0  | 1  | 0  | 0  | 1  | 0  |
| 8    | -3/4 vs            | S7       | <b>S</b> 3 | 0  | 0  | 1  | 0  | 0  | 0  | 1  |
| 9    | -VS                | S3       | S4         | 0  | 0  | 1  | 1  | 0  | 0  | 0  |
|      |                    |          |            |    |    |    |    |    |    |    |

Table.3: Switching combinations required to generate the Nine-level output voltage waveform



Fig.10: simulation output of 9 level inverter

**IV. Proposed system** 



Fig.11.Simulation of 13 level inverter

| slno | Voltage  | Turn on |      | S1 | S2 | <b>S</b> 3 | S4 | <b>S</b> 5 | S6 | S7 | S8 | S9 |
|------|----------|---------|------|----|----|------------|----|------------|----|----|----|----|
|      | leval    | swit    | ches |    |    |            |    |            |    |    |    |    |
| 1    | Vs       | S1      | S2   | 1  | 1  | 0          | 0  | 0          | 0  | 0  | 0  | 0  |
| 2    | 1⁄2 Vs   | S5      | S2   | 0  | 1  | 0          | 0  | 1          | 0  | 0  | 0  | 1  |
| 3    | 1⁄4 Vs   | S7      | S4   | 0  | 1  | 0          | 0  | 0          | 1  | 0  | 0  | 0  |
| 4    | 1/8 Vs   | S5      | S2   | 0  | 1  | 0          | 0  | 0          | 0  | 1  | 0  | 0  |
| 5    | 1/16 Vs  | S6      | S2   | 0  | 1  | 0          | 1  | 0          | 0  | 0  | 1  | 0  |
| 6    | 1/32 vs  | S8      | S2   | 0  | 0  | 1          | 0  | 1          | 0  | 0  | 0  | 1  |
| 7    | 0        | S2      | S4   | 0  | 0  | 1          | 0  | 0          | 1  | 0  | 0  | 0  |
| 8    | -1/32 vs | S8      | S4   | 0  | 0  | 1          | 0  | 0          | 0  | 1  | 0  | 0  |
| 9    | -1/16 vs | S6      | S3   | 0  | 0  | 1          | 1  | 0          | 0  | 0  | 1  | 0  |
| 10   | -1/8 vs  | S9      | S3   | 0  | 1  | 0          | 0  | 0          | 0  | 1  | 0  | 0  |
| 11   | -1/4 vs  | S6      | S3   | 0  | 1  | 0          | 1  | 0          | 0  | 0  | 1  | 0  |
| 12   | -1/2 vs  | S7      | S3   | 0  | 0  | 1          | 0  | 1          | 0  | 0  | 0  | 1  |
| 13   | -VS      | S3      | S4   | 0  | 0  | 1          | 0  | 0          | 1  | 0  | 0  | 0  |

# Table.3: Switching combinations required to generate the 13-level output voltage waveform



Fig.10: simulation output of 13 level inverter

#### V.CONCLUSION

Photovoltaic generators will be the most preferred mode of electricity generation once the cost and energy consumed for manufacturing of PV panels comes down and the energy cost comes down to the levels at which energy from fossil fuels is available now. However in remote and inaccessible places this will be the generation source of choice. To take advantage of all the available power, it is necessary to operate photovoltaic generators operating at MPPT and suitable Inverters to interface with the AC system. This paper has presented a modern Multilevel Inverter Topology type multi-level inverter which is adequate to interface with the AC system with very low levels of harmonic injection. A further development of the proposed topology, able to be applied to any number of voltage levels within the power switches maximum voltage, is now under consideration.

#### REFERENCES

[1] Chihchinag Hua and Chihming Shen. "Study of Maximum Power Tracking Techniques and Control of DC/DC converters for Photovoltaic Power system," IEEE 1998

[2] Ying-Tung Hsiao, China-Hong Chen, "Maximum power tracking for photovoltaic power system," IEEE 2002

[3] F. Z. Peng, J-S Lai, "*Multilevel Converters - A New Breed of Power Converters*," IEEE Transactions on Industry Applications, Vol.32, No.3, May/June, 1996, pp.509-517. [4] Nabae A., Takahashi I., Akagi H. 1981, *A New Neutral- Point-Clamped PWM Inverter*, IEEE Trans. On Industry Applications, Vol. IA-17 No.5, pp 518-523.

[5] F Z Peng, J W McKeever, D J Adams 1998, *Cascade Multilevel Inverters for Utility Applications*, Oak Ridge National Laboratory, Oak Ridge, Tennessee.

[6] Qin Jiang, Thomas A. Lipo, *Switching Angles and DC Link Voltages Optimization for Multilevel Cascade Inverters*, IEEE Trans. on Power Electronics, 1998 pp 56-61.

[7] Rodrigo guido Araujo, Dr. Stefan Krauter, Kim Onneken and Dr. Volker Quaschning, "*Photovoltaic Energy systems*"

[8] P.C.Loh, D.G.Holmes, Y.Fukuta and T.A.Lipo, "*Reduced Common mode carrier based modulation strategies for cascaded multilevel inverter*," IEEE 2002.